版权说明 操作指南
首页 > 成果 > 详情

Instruction Decoder Module Design of 32-bit RISC CPU Based on MIPS

认领
导出
Link by DOI
反馈
分享
QQ微信 微博
成果类型:
期刊论文
作者:
Xiang YunZhu*;Ding YueHua
通讯作者:
Xiang YunZhu
作者机构:
[Xiang YunZhu; Ding YueHua] WuHan Polytech Univ, Dept Comp Sci & Informat Engineer, Wuhan 430023, Hubei Province, Peoples R China.
通讯机构:
[Xiang YunZhu] W
WuHan Polytech Univ, Dept Comp Sci & Informat Engineer, Wuhan 430023, Hubei Province, Peoples R China.
语种:
英文
期刊:
SECOND INTERNATIONAL CONFERENCE ON GENETIC AND EVOLUTIONARY COMPUTING: WGEC 2008, PROCEEDINGS
年:
2008
页码:
347-351
机构署名:
本校为第一且通讯机构
院系归属:
数学与计算机学院
摘要:
This paper introduces architecture and feature of 32-bit micro-processor, and describes internal data path in processor. Through analysis of function and theory of RISC CPU instruction decoder module, we design instruction decoder (ID) module of 32-bit CPU by pipeline theory. The instruction decoder includes register file, write back data to register file, sign bit extend, relativity check, and it is simulated on QuartusII successfully. Static time sequence shows...

反馈

验证码:
看不清楚,换一个
确定
取消

成果认领

标题:
用户 作者 通讯作者
请选择
请选择
确定
取消

提示

该栏目需要登录且有访问权限才可以访问

如果您有访问权限,请直接 登录访问

如果您没有访问权限,请联系管理员申请开通

管理员联系邮箱:yun@hnwdkj.com